

# **Lahore University of Management Sciences**

### CS/EE-220 Digital Logic Circuits Spring 2024

#### Course Catalog Description

This course focuses on the principles and practices of Digital Logic Circuit Design and is a first course in this area. Topics covered include: Boolean Algebra, Number Systems, Logic Gates, Logic Technologies, DRAM, SRAM, ROM, Inverters, Circuit Implementation of Logic Gates, Speed of Logic Gates and Operating Frequencies, Logic implementation of Boolean expressions, Karnaugh Maps, Analysis and Design of Combinational Logic Circuits, Analysis and Design of Sequential Logic Circuits, Circuits for Arithmetic Calculations, Circuits using memories and Flip-Flops, Registers and Register files, State-Machines, Memory Systems, Basic Processor and Control Unit Design.

| Course Details            |                       |  |
|---------------------------|-----------------------|--|
| Credit Hours              | 3                     |  |
| Core                      | BS EE                 |  |
| Elective                  | For all LUMS students |  |
| Open for Student Category |                       |  |
| Closed for Student        |                       |  |
| Category                  |                       |  |

#### Course Prerequisite(s)/Co-Requisite(s)

Pre-requisites:

None

Co-requisites: None

| Course Offering Details |                               |   |          |        |                      |  |
|-------------------------|-------------------------------|---|----------|--------|----------------------|--|
| Lecture(s)              | No. of Lec(s) Per<br>Week     | 2 | Duration | 75 min | Timings<br>and Venue |  |
| Recitation (per week)   | No. of Rec (s) Per<br>Week    | Х | Duration |        |                      |  |
| Lab (if any ) per week  | N0. of Session(s) Per<br>Week | Х | Duration |        |                      |  |
| Tutorial (per week)     | N0. of Tut(s) Per<br>Week     | Х | Duration |        |                      |  |

| Instructor          | Dr. Jahangir Ikram |
|---------------------|--------------------|
| Room No.            | 317                |
| Office Hours        | TBA                |
| Email               | jikram@lums.edu.pk |
| Telephone           | 8201               |
| Secretary/TA        | TBA                |
| TA Office Hours     | Mentioned on LMS   |
| Course URL (if any) | LMS will be used   |

| Course Learning Outcomes |                                 |
|--------------------------|---------------------------------|
|                          | The students should be able to: |



### **Lahore University of Management Sciences**

| CLO1<br>CLO2 | Develop and Apply Basic Knowledge in Number Systems, Boolean Algebra Analyze complex Combinational Logic Circuits |
|--------------|-------------------------------------------------------------------------------------------------------------------|
| CLO3         | Design complex combinational Logic Circuits                                                                       |
| CLO4         | Analyze complex Sequential Logic Circuits                                                                         |
| CLO5         | Design complex Sequential Logic Circuits                                                                          |

| Relation to EE Program Outcomes |              |                   |                          |                    |  |
|---------------------------------|--------------|-------------------|--------------------------|--------------------|--|
| EE-220                          |              |                   | Teaching Methods         | CLO                |  |
|                                 | Related PLOs | Level of Learning |                          | Attainment checked |  |
|                                 |              |                   |                          | in                 |  |
| CLO1                            | PLO1         | Cog-3             | Instruction, Assignments | Midterm, Final     |  |
| CLO2                            | PLO2         | Cog-4             | Instruction, Assignments | Midterm, Final     |  |
| CLO3                            | PLO3         | Cog-5             | Instruction, Assignments | Midterm, Final     |  |
| CLO4                            | PLO2         | Cog-4             | Instruction, Assignments | Midterm, Final     |  |
| CLO5                            | PLO3         | Cog-5             | Instruction, Assignments | Midterm, Final     |  |

Grading Breakup and Policy

CEP:

10% (5% CEP, 5% CEP Viva) Quizzes (8):

20% Assignments (4): 15%

Midterm Exam:

22% Final Examination: 33%

| Course O                | verview                                                                                   |                              |             |
|-------------------------|-------------------------------------------------------------------------------------------|------------------------------|-------------|
| Lecture                 | Topics                                                                                    | Recommended<br>Readings      | CLO Covered |
| 1.                      | Course introduction and DLC basics                                                        | Chap-1 (MM¹)                 |             |
| 2.<br>3.                | Number Systems, Arithmetic Operations, Standard Codes                                     | Chap-1 (MM¹)                 |             |
| 4.<br>5.<br>6.          |                                                                                           |                              | CLO<br>1    |
| 7.<br>8.                | Logic Gates, Boolean Algebra, Truth Tables and K-Maps                                     | Chap-2 (MM¹)                 |             |
| 9.<br>10.<br>11.<br>12. | Combinational Circuits: Analysis and Design, Multiplexers, Decoders                       | Chap-3 (MM¹)<br>Chap-4 (MM¹) | CLO2, CLO3  |
| 13.<br>14.              |                                                                                           | Chap-5 (MM¹)                 | CLO<br>4    |
|                         | Sequential Circuits: Introduction to Latches and Flip-Flops, Sequential Circuits Analysis |                              |             |
| Midterm Exam            |                                                                                           |                              |             |



# **Lahore University of Management Sciences**

| 15. |                                                                                  |              |             |  |
|-----|----------------------------------------------------------------------------------|--------------|-------------|--|
| 16. | Sequential Circuits: Sequential Circuits Design: State Diagrams and State Tables | Chap-5 (MM¹) | CLO         |  |
| 17. |                                                                                  | ,            | 5           |  |
| 18. |                                                                                  |              |             |  |
| 19. | Registers and Counters: Shift Registers, Parallel Loading of Registers,          | Chap-7 (MM¹) |             |  |
| 20. | Synchronous and Asynchronous Counters                                            |              |             |  |
| 21. |                                                                                  |              |             |  |
| 22. | ROM, Combinational Logic Circuit Design through ROM                              | Chap-6 (MM¹) | CLO2 - CLO5 |  |
|     |                                                                                  |              | 0202 0200   |  |
|     |                                                                                  |              |             |  |
|     |                                                                                  |              |             |  |
| 23. |                                                                                  |              |             |  |
| 24. | Random Access Memory (RAM), Memory Decoding                                      | Chap-8 (MM¹) |             |  |
| 25. | Register Transfer Operations, Buses                                              | Chap-7 (MM¹) |             |  |
|     |                                                                                  |              |             |  |
| 26. |                                                                                  | Chap-9 (MM¹) |             |  |
| 27. |                                                                                  |              |             |  |
| 28. |                                                                                  |              |             |  |
|     |                                                                                  |              |             |  |
|     | Intro to Processor: Arithmetic Logic Unit (ALU) and Control Unit                 |              |             |  |
|     |                                                                                  |              |             |  |
|     | Final Exam                                                                       |              |             |  |
|     | · ····································                                           |              |             |  |

#### Textbook(s)/Supplementary Readings

- [1] Textbook: "Logic and Computer Design Fundamentals" by M. Morris Mano & Charles R. Kime, 4th Edition, 2008, (Prentice Hall Inc.)
- [2] Reference Book1: "Digital Fundamentals" by Thomas L. Floyd, 10th Edition (Pearson)
- [3] Reference Book2: "Digital Systems (Principles and Applications)" by Ronald J. Tocci, Neal S. Widmer & Gregory L.

Moss, 10th Edition (Pearson)

| Examination Detail |                                                                                                                               |  |  |
|--------------------|-------------------------------------------------------------------------------------------------------------------------------|--|--|
|                    | Yes/No: Yes                                                                                                                   |  |  |
| Midterm<br>Exam    |                                                                                                                               |  |  |
| Final Exam         | Yes/No: Yes Combine / Separate: Combine Duration: 3:00 hrs Exam Specifications: Closed Book, Closed Notes, Calculator Allowed |  |  |

| Prepared by: | Dr. Jahangir Ikram          |
|--------------|-----------------------------|
| Date:        | December 12, 2023 (updated) |